Resumen
A method for the calculation of the delay between two digital signals with central frequencies in the range [20, 300] Hz is presented. The method performs a delay calculation in order to determine the bearing angle of a sound source. Computing accuracy is tested against a previous implementation of the Cross Correlation Derivative method. A Verilog RTL model of the method has been tested on a Xilinx® FPGA in order to evaluate the real performance of the method. Simulations of an ASIC design on a standard CMOS technology predict a power saving of about 25 times per delay stage over previous implementations.
| Idioma original | Inglés |
|---|---|
| Páginas (desde-hasta) | 41-45 |
| Número de páginas | 5 |
| Publicación | Latin American Applied Research |
| Volumen | 37 |
| N.º | 1 |
| Estado | Publicada - ene 2007 |