Abstract
A method for the calculation of the delay between two digital signals with central frequencies in the range [20, 300] Hz is presented. The method performs a delay calculation in order to determine the bearing angle of a sound source. Computing accuracy is tested against a previous implementation of the Cross Correlation Derivative method. A Verilog RTL model of the method has been tested on a Xilinx® FPGA in order to evaluate the real performance of the method. Simulations of an ASIC design on a standard CMOS technology predict a power saving of about 25 times per delay stage over previous implementations.
| Original language | English |
|---|---|
| Pages (from-to) | 41-45 |
| Number of pages | 5 |
| Journal | Latin American Applied Research |
| Volume | 37 |
| Issue number | 1 |
| State | Published - Jan 2007 |
Keywords
- Digital CMOS VLSI
- FPGA
- Low power
- Verilog
Fingerprint
Dive into the research topics of 'A verilog HDL digital architecture for delay calculation'. Together they form a unique fingerprint.Cite this
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver